|
|
Jan 15, 2025
|
|
2015-2016 Academic Catalog [ARCHIVED CATALOG]
|
CEG 7030L - VLSI Design Synthesis and Optimization Laboratory Credit Hour(s): 1 Required laboratory for EE 7530. Prerequisite(s): (Undergraduate level EE 4620 Minimum Grade of D and Undergraduate level EE 4620L Minimum Grade of D) or (Graduate level EE 6620 Minimum Grade of D and Graduate level EE 6620L Minimum Grade of D) Corequisite(s): CEG7030 Restrictions: Must be enrolled in one of the following Levels: Graduate, Medical, Professional.
Level: Graduate Schedule Type(s): Lab
|
|
|